X-Git-Url: https://gerrit.o-ran-sc.org/r/gitweb?a=blobdiff_plain;f=fhi_lib%2Fapp%2Fusecase%2Fcat_b%2Fmu1_100mhz%2F216%2Fconfig_file_o_ru.dat;h=ac02a9d2f566434702c9400c2c547a0dbb18c37e;hb=HEAD;hp=81372340ebb7e98f4562a5f6746c9122aa3332fa;hpb=2fbf70096f64af622da983e88c5a64e90ad9bdbd;p=o-du%2Fphy.git diff --git a/fhi_lib/app/usecase/cat_b/mu1_100mhz/216/config_file_o_ru.dat b/fhi_lib/app/usecase/cat_b/mu1_100mhz/216/config_file_o_ru.dat index 8137234..ac02a9d 100644 --- a/fhi_lib/app/usecase/cat_b/mu1_100mhz/216/config_file_o_ru.dat +++ b/fhi_lib/app/usecase/cat_b/mu1_100mhz/216/config_file_o_ru.dat @@ -64,15 +64,20 @@ MTUSize=9600 #maximum transmission unit (MTU) is the size of the largest protoco Gps_Alpha=0 #alpha and beta value as in section 9.7.2 of ORAN spec Gps_Beta=0 -ioCore=10 -systemCore=10 -pktProcCore=10 -pktAuxCore=10 -timingCore=11 -llsCUMac=00:11:22:33:44:66 # asigned MAC of O-DU VF -ruMac=00:11:22:33:44:55 # O-RU VF for O-RU app - -numSlots=10 #number of slots per IQ files +ioCore=15 +# Eth 0 +duMac0=00:11:22:33:44:66 # asigned MAC of O-DU VF +ruMac0=00:11:22:33:44:55 # O-RU VF for O-RU app +duMac1=00:11:22:33:44:66 # asigned MAC of O-DU VF +ruMac1=00:11:22:33:44:55 # O-RU VF for O-RU app + +# Eth 1 +duMac2=00:11:22:33:44:77 # asigned MAC of O-DU VF +ruMac2=00:11:22:33:44:44 # O-RU VF for O-RU app +duMac3=00:11:22:33:44:77 # asigned MAC of O-DU VF +ruMac3=00:11:22:33:44:44 # O-RU VF for O-RU app + +numSlots=20 #number of slots per IQ files antC0=./usecase/cat_b/mu1_100mhz/ant_0.bin #CC0 antC1=./usecase/cat_b/mu1_100mhz/ant_1.bin #CC0 antC2=./usecase/cat_b/mu1_100mhz/ant_2.bin #CC0 @@ -107,11 +112,14 @@ antPrachC13=./usecase/cat_b/mu1_100mhz/ant_5.bin #CC3 antPrachC14=./usecase/cat_b/mu1_100mhz/ant_6.bin #CC3 antPrachC15=./usecase/cat_b/mu1_100mhz/ant_7.bin #CC3 -rachEanble=0 # Enable (1)| disable (0) PRACH configuration +rachEnable=0 # Enable (1)| disable (0) PRACH configuration prachConfigIndex=189 -srsEanble=1 # Enable (1)| disable (0) SRS -srsSym=8192 # (1<<13) symbol used for SRS (def: sym 13) +srsEnable=1 # Enable (1)| disable (0) SRS +srsSym=4 # deprecated +srsSlot=3 # scheduled SRS slot within TDD period +srsNdmOffset=3 # delay offset to start NDM SRS U-Plane +srsNdmTxDuration=4 # TX duration for NDM SRTS U-Plane (numberof of symbols) antSrsC0=./usecase/cat_b/mu1_100mhz/ant_0.bin antSrsC1=./usecase/cat_b/mu1_100mhz/ant_1.bin @@ -201,6 +209,9 @@ PrbElemUl1=48,48,0,14,2,1,1,9,1 PrbElemUl2=96,48,0,14,3,1,1,9,1 PrbElemUl3=144,48,0,14,4,1,1,9,1 +nPrbElemSrs=1 +PrbElemSrs0=0,273,13,1,0,0,1,9,0 + ########################################################### ## control of IQ byte order